J4 ›› 2010, Vol. 28 ›› Issue (03): 314-.

• 论文 • 上一篇    下一篇

基于FPGA和布尔差分的某型雷达电路故障诊断

周俊杰a|常 硕a|王德功a|祁晓明b
  

  1. 空军航空大学 a航空电子工程系;b 航空控制工程系|长春 130022
  • 出版日期:2010-05-30 发布日期:2010-06-12
  • 通讯作者: 周俊杰(1985— ),男,江苏盐城人,空军航空大学硕士研究生,主要从事航空装备技术保障研究,(Tel)86-13756114093 E-mail:nestle_zjj_22@126.com
  • 作者简介:周俊杰(1985— )|男|江苏盐城人|空军航空大学硕士研究生|主要从事航空装备技术保障研究|(Tel)86-13756114093(E-mail)nestle_zjj_22@126.com;常硕 (1969— )|男|吉林省吉林市人|空军航空大学副教授|主要从事航空雷达系统开发研究|(Tel)86-431-86958274(E-mail)changshuo1969@163.com。

Fault Diagnosis for Certain Type of Radar Circuit Based on FPGA
and Boolean Difference Calculus

ZHOU Jun-jiea|CHANG Shuoa|WANG De-gonga| QI Xiao-mingb   

  1. aDepartment of Aviation Electronic Engineering;bDepartment of Aviation Control Engineering|Aviation University of Air Force, Changchun 130022, China
  • Online:2010-05-30 Published:2010-06-12

摘要:

为解决求解布尔差分异或运算量大的问题,针对高速实时数据处理的需要,提出了用现场可编程门阵列(FPGA:Field Programmable Gate Array)实现故障测试码生成的方法,并阐述了用该方法对某型机载雷达电路进行故障诊断的全过程。通过仿真结果得出,采用48 MHz的时钟,对八输入的电路生成全部测试码只需43 μs,尤其是对较复杂电路,优势更为明显,为实现该雷达的快速故障诊断提供了一条新思路。

关键词: 布尔差分, 测试码, 现场可编程门阵列, 故障诊断

Abstract:

Boolean difference calculation have many  Exclusive OR operation. To resolve this problem and to meet the requirement of high speed data processing, using FPGA(Field Programmable Gate Array) to generate the test set has been proposed and the whole process of fault diagnosis for a certain type of radar circuit based on this method is explained. The simulation results show that the time needed for generating the whole test set is 43 μs when the clock pulse frequency is 48 MHz and the numbers of circuit input are eight. When the input is multiple, it can save more time,it is a new way for diagnosing the fault of this radar rapidly. 

Key words: boolean difference calculus, test set, field programmable gate array(FPGA), fault diagnosis

中图分类号: 

  • TP206