Journal of Jilin University(Information Science Ed

    Next Articles

Design of HEVC-Oriented High-Efficiency Interpolation Filtering VLSI Architecture

WANG Gang 1,2 , CHNE Hexin 1 , CHNE Mianshu 1   

  1. 1. College of Communication Engineering, Jilin University, Changchun 130022, China;
    2. School of Mechanical Engineering, Baicheng Normal College, Baicheng 137000, China
  • Received:2016-11-10 Online:2017-05-25 Published:2017-06-07

Abstract: As for HEVC (High Efficiency Video Coding) standard decoder, high throughput rate and high
memory access volume of data serve as bottleneck problems, design of a HEVC-oriented high-efficiency sub-pixel
interpolation filtering VLSI (Very Large Scale Integration) architecture is put forward. Based on sub-pixel
interpolation algorithm in HEVC standard, an interpolation filtering VLSI architecture characterized by high
degree of parallelism and flow line is constructed. Through utilization of inversion symmetry of filter coefficients,
a reusable order-8 filter structure is designed in order to reduce area of filter hardware. On the basis of the
traditional single-input channel interpolator, a parallel-channel 8-input interpolator is designed to improve data
throughput. Experimental result indicates tha the design can meet decoding requirements of 1 920伊1 080@
30 f/ s video at a frequency of 34. 2 MHz. And this design can meet requirements of real-time transmission of
3 840伊2 160 @60 f/ s video.

Key words: dual-channel interpolation filter,  high-efficiency video coding(HEVC), architecture design, multiplexing

CLC Number: 

  • TN919. 81